- Title
- Memory-efficient quasi-cyclic spatially coupled low-density parity-check and repeat-accumulate codes
- Creator
- Chandrasetty, Vikram A.; Johnson, Sarah J.; Lechner, Gottfried
- Relation
- ARC.DP1093114, ARC.DP120102123 and ARC.FT110100195
- Relation
- IET Communications Vol. 8, Issue 17, p. 3179-3188
- Publisher Link
- http://dx.doi.org/10.1049/iet-com.2014.0384
- Publisher
- Institute of Engineering and Technology
- Resource Type
- journal article
- Date
- 2014
- Description
- The authors propose the construction of spatially coupled low-density parity-check (SC-LDPC) codes using a periodic time-variant quasi-cyclic (QC) algorithm. The QC-based approach is optimised to obtain memory efficiency in storing the parity-check matrix in the decoders. A hardware model of the parity-check storage units has been designed for a Xilinx field-programmable gate array (FPGA), to compare the logic and memory requirements for various approaches. It is shown that the proposed QC SC-LDPC code (with optimisation) can be stored with reasonable logic resources and without the need of block memory in the FPGA. In addition, a significant improvement in the processing speed is also achieved. This study also proposes a new QC algorithm for constructing spatially coupled repeat-accumulate (SC-RA) codes. The proposed construction reduces the implementation complexity of the encoder and subsequently saves significant computational resources required for storing and accessing the circulants in the decoder. The performance of the proposed code is also compared with the standard RA codes through simulations.
- Subject
- cyclic codes; decoding; field programmable gate arrays; matrix algebra; parity check codes
- Identifier
- http://hdl.handle.net/1959.13/1299198
- Identifier
- uon:19807
- Identifier
- ISSN:1751-8628
- Language
- eng
- Reviewed
- Hits: 1243
- Visitors: 1430
- Downloads: 0